# First Demonstration of BEOL-Compatible Atomic-Layer-Deposited InGaZnO TFTs with 1.5 nm Channel Thickness and 60 nm Channel Length Achieving ON/OFF Ratio Exceeding 10<sup>11</sup>, SS of 68 mV/dec, Normal-off Operation and High Positive Gate Bias Stability

Jie Zhang<sup>1</sup>, Zhuocheng Zhang<sup>1</sup>, Zehao Lin<sup>1</sup>, Ke Xu<sup>2</sup>, Hongyi Dou<sup>2</sup>, Bo Yang<sup>2</sup>, Xinghang Zhang<sup>2</sup>, Haiyan Wang<sup>2</sup> and Peide D. Ye<sup>1\*</sup> <sup>1</sup>Elmore Family School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN 47907, U.S.A. \*Email: <u>yep@purdue.edu</u> <sup>2</sup>School of Materials Engineering, Purdue University, West Lafayette, IN, U.S.A.

#### Abstract

In this work, we report on the first demonstration of atomic-layerdeposited (ALD) InGaZnO (IGZO) thin film transistors (TFTs) with extreme scaled channel thickness (T<sub>ch</sub>) of 1.5 nm and channel length (L<sub>ch</sub>) of 60 nm. These ALD IGZO TFTs exhibit desirable electrical performance including a high on/off ratio exceeding 10<sup>11</sup>, a steep subthreshold swing (SS) of 68 mV/dec, a small DIBL of 30 mV/V and a normal-off operation. By optimizing the duration of O<sub>2</sub> annealing at 250 °C, the threshold voltage (V<sub>T</sub>) roll-off issue at scaled L<sub>ch</sub> is resolved together with a remarkably high degree of stability to the positive gate bias stress (PBS). A trap model with its possible microscopic origin is proposed, providing a new insight into the reliability of IGZO TFTs.

## Introduction

Recent work on scaled IGZO TFTs have extended their application domain from the traditional back-plane display to BEOL-compatible logic and memory applications towards monolithic 3D integration [1-6]. These scaled IGZO TFTs were derived by sputtering method, exhibiting excellent performance with high  $I_{on}$  and thus revitalizing the prospects of IGZO as a TFT channel material. Compared to sputtering, ALD growth method provides more precise thickness control, excellent conformity, composition flexibility and large-area uniformity, benefiting to the realization of the ultra-scaled TFTs. However, to the best of our knowledge, scaled ALD IGZO TFTs are still missing. Furthermore, previous scaled sputtered IGZO TFTs show a V<sub>T</sub> roll-off issue [1-5], leading to a normal-on operation for the ultra-scaled TFTs. Additionally, the gate bias stability was also not evaluated in these reports [1-6], which is essential for the practical applications.

In this work, we report for the first time ALD IGZO TFTs with extreme scaled  $T_{ch}$  of 1.5 nm and  $L_{ch}$  of 60 nm, exhibiting outstanding electrical performance including a high  $I_{or}/I_{off}$  exceeding 10<sup>11</sup>, a steep SS of 68 mV/dec, a high  $I_{on}$  of 354  $\mu$ A/ $\mu$ m at V<sub>DS</sub> of 1.2 V, a small DIBL of 30 mV/V and a normal-off operation. The threshold V<sub>T</sub> rolloff issue at scaled  $L_{ch}$  is significantly alleviated by longer O<sub>2</sub> annealing time. Furthermore, a remarkably high degree of stability to PBS is achieved via optimizing O<sub>2</sub> annealing. A trap model with its possible microscopic origin is proposed, offering guidance for future device optimization. The key highlights of this work are shown in Fig.1.

#### Experiments

Figure 2(a) illustrates the schematic of an ultrathin IGZO TFT with the T<sub>ch</sub> ranging from 0.7 nm to 4.3 nm, where 40 nm Ni, 6 nm HfO<sub>2</sub> function as electrode and dielectric, respectively. The IGZO channel was deposited by ALD at 225 °C, with one cycle of ZnO and Ga<sub>2</sub>O<sub>3</sub> followed by 10 cycles of In<sub>2</sub>O<sub>3</sub> forming one super-cycle of the IGZO growth. The IGZO channel thickness was controlled by the number of super-cycles with a growth rate of ~1.25 Å/super-cycle, which was examined by an ellipsometer and HRTEM. The detailed TFT fabrication process is depicted in Fig.2(b). After device fabrication, these TFTs were subjected to O<sub>2</sub> annealing at 250 °C for 1min, 10 min and 30 min, respectively. The HRTEM image of an ultrascaled IGZO TFT with T<sub>ch</sub> of 1.5 nm and L<sub>ch</sub> of 60 nm is shown in Fig.2(c). The chemical composition of the 1.5nm ALD IGZO film was analyzed by XPS (Fig.3), exhibiting a high In ratio of ~92%/4%/64% for In/Ga/Zn, respectively, which is beneficial for achieving high I<sub>on</sub> for IGZO TFTs.

#### **Results and Discussion**

Figure 4 (a) illustrates bi-directional transfer characteristics of IGZO TFTs with a  $L_{ch}$  of 60 nm and various  $T_{ch}$  of 0.7 nm to 4.3 nm under  $V_{DS}$  of 0.5 V using optimized 10 min O<sub>2</sub> annealing. It is found that the  $T_{ch}$  has a significant effect on the electron transport in the IGZO channel. The IGZO TFTs with  $T_{ch}$  of 0.7 nm show no observable current while that of 1.5 nm to 4.3 nm exhibit a well-behaved performance. This is in contrast to that pure In<sub>2</sub>O<sub>3</sub> TFTs with  $T_{ch}$  of 0.7 nm could still be operational [7], suggesting that Zn and Ga could function as carrier suppressors and transport hinders in the In<sub>2</sub>O<sub>3</sub> host. The  $V_T$  is also found to be negatively shifted accompanied with an enhanced current drivability as  $T_{ch}$  is increased from 1.5 nm to 4.3 nm, which is expected due to the increased two-dimensional electron density in the IGZO channel. Only TFTs with  $T_{ch}$  of 1.5 nm exhibit a normal-off operation, which is determined by a linear extrapolation method and highly

desirable for BEOL applications. Note that all TFTs show a negligible hysteresis, suggesting a high-quality channel/dielectric interface, which is also evidenced by the nearly ideal SS of ~68 mV/dec. Figure 4(b) exhibits transfer curves of TFTs with T<sub>ch</sub> of 1.5 nm and L<sub>ch</sub> of 60 nm under varying V<sub>DS</sub> from 0.05 V to 1.2 V. A high I<sub>or</sub>/ I<sub>off</sub> of >10<sup>11</sup> and a small DIBL of ~30 mV/V can be observed. The maximum g<sub>m</sub> for TFTs with L<sub>ch</sub> of 60 nm and varying T<sub>ch</sub> can be found in Fig.4(c). Our ALD IGZO TFTs show a high g<sub>m</sub> value of ~151 µS/µm to 265 µS/µm, which are among the best values for the IGZO TFTs. Note that the maximum applied V<sub>DS</sub> before severe self-heating occurring [8] is increased with the reduced T<sub>ch</sub> and less I<sub>on</sub> thus less generated heat. Figure 5(a) shows the output characteristics of IGZO TFTs with L<sub>ch</sub> of 60 nm and T<sub>ch</sub> of 1.5 nm, where a relatively high I<sub>on</sub> of 354 µA/µm can be observed under V<sub>DS</sub> of 1.2 V. An extreme high I<sub>on</sub> of 1080 µA/µm can be achieved in Fig.5(b) for TFTs with T<sub>ch</sub> of 4.3 nm under V<sub>DS</sub> of 0.8 V.

Such excellent performance could be attributed to the combinatorial effects of ultrathin channel and optimized O2 annealing. Figures 6(a)-(c) illustrates bi-directional transfer characteristics of IGŽO TFTs with Tch of 1.5 nm and  $L_{ch}$  ranging from 1  $\mu$ m to 60 nm under  $V_{DS}$  of 0.5 V, which have undergone  $O_2$  annealing for 1 min, 10 min and 30 min, respectively. A shrinking hysteresis window, a reduced V<sub>T</sub> variation among different L<sub>ch</sub> accompanied by a decreased I<sub>on</sub> can be observed with the increased annealing time. Herein, the  $V_T$  is defined by the constant current method at which the ID reaches 1 nA/µm. The extracted  $V_T$  as a function of  $L_{ch}$  for as-deposited TFTs and  $O_2$ -annealed TFTs of different duration is depicted in Fig.7(a). At least 5 devices of the same L<sub>ch</sub> were measured for the average extraction with error bars standing for the standard deviation. It is found that an overall positively shifted V<sub>T</sub>, an alleviated V<sub>T</sub> roll-off and a smaller error bar can be achieved with the increased annealing time. On the other hand, the decreased Ion can be explained by the increased R<sub>C</sub> with annealing time extracted by TLM in Fig.7(b), which is related to the reduction of electron density in the IGZO channel. XPS of O 1s spectrum (Fig.9(b)) shows a significant reduction in oxygen vacancy and hydrogen contamination, indicating the underlying reason for the further improvement.

Figures 8 show the evolution of transfer characteristics of IGZO TFTs of different annealing time with a L<sub>ch</sub> of 80 nm under gate bias V<sub>G</sub>) of V<sub>T</sub>+3 V while the source and drain are grounded for a stress time of 2000 s. The 10 min O<sub>2</sub>-annealed TFTs exhibit a remarkably high PBS stability with a small  $\Delta V_T$  of 53 mV. Interestingly, the  $\Delta V_T$  is found to transit from negative to positive in Fig. 9(a) with increased annealing time. It is believed that the generation of different types of traps in addition to electron (de)trapping could be the underlying mechanism (Fig.10). The donor-like traps could be the ionized oxygen vacancy and/or hydrogen state [9,10] while the acceptor-like traps may origin from the peroxide state with excessive oxygen [11]. By balancing these two types of traps, a high bias stability could be achieved [12] Table 1 benchmarks our ALD IGZO TFTs with other recently reported sputtered IGZO TFTs. Our ALD IGZO TFTs show comparable electrical performance with a much thinner T<sub>ch</sub> and balanced on-state and off-state performance.

### Conclusion

In conclusion, we report for the first time ALD IGZO TFTs with extreme scaled  $T_{ch}$  of 1.5 nm and  $L_{ch}$  of 60 nm, exhibiting outstanding electrical performance including a high  $I_{ort}/I_{off}$  exceeding 10<sup>11</sup>, a steep SS of 68 mV/dec, a normal-off operation and a high PBS stability without significant  $V_T$  roll-off. This study not only shows that ALD IGZO TFTs with excellent performance and bias stability could be highly promising for BEOL monolithic 3D integration, but also offer some guidance for future oxide semiconductor device optimization.

Acknowledge: The work is mainly supported by AFOSR, SRC/DARPA JUMP ASCENT Center, and SRC nCore IMPACT Center.

SOMP ASCENT Center, and SRC nCore inVIPACT Center. **Reference:** [1] J. Liu et al., IEDM., pp. 21.1-1-21.14, 2021. [2] K. Han et al., VLSI, pp. 1-2, 2021. [3] S. Subhechha et al., VLSI, pp. 1-2, 2021. [4] S. Samanta et al., VLSI, pp. 1-2, 2020. [5] C. Wang et al., VLSI, pp. 1-2, 2022. [6] K. Chen et al., VLSI, pp. 1-2, 2022. [7] M. Si et al., Nano Lett, vol.21, p. 500, 2021. [8] P. Liao et al., VLSI, pp. 1-2, 2022. [9] J. Zhang et al., EDL, vol. 44, p. 273, 2023. [10] A. Chasin et al., IEDM., pp. 31.1-1-31.1.4, 2021. [11] S. Choi et al., EDL, vol. 38, p. 580, 2017. [12] D. Zheng et al., IEDM, p. 4.3.1, 2022.



Fig. 1. Key highlights of this work.





0.4 V<sub>DS</sub> (V) Fig. 4. (a)Transfer curves of IGZO TFTs with Lch of 60 nm and varying Tch under VDs of 0.5 V; (b) Transfer curves of TFTs with T<sub>ch</sub> of 1.5 nm and L<sub>ch</sub> of 60 nm under varying V<sub>DS</sub>; (c) Maximum  $g_m$  for TFTs with L<sub>ch</sub> of 60 nm and varying T<sub>ch</sub> and V<sub>DS</sub>.



Fig. 6. Transfer characteristics of IGZO TFTs with T<sub>ch</sub> of 1.5 nm and L<sub>ch</sub> ranging from 1 µm to Fig. 7. (a) Extracted V<sub>T</sub> as a function of L<sub>ch</sub>, and (b) R<sub>C</sub> as a  $60\,\text{nm}$  under  $V_{DS}$  of 0.5 V upon (a) 1 min, (b) 10 min, and (c) 30 min  $O_2$  annealing, suggesting a solution to the VT roll-off issue with a reduced Ion.



Fig. 8. Evolution of transfer curves of IGZO TFTs with Lch of 80 nm and Tch of 1.5 nm under gate stress voltage of V<sub>T</sub>+3 V upon (a) 1 min, (b) 10 min, and (c) 30 min O<sub>2</sub> annealing. The 10 min O2- annealed TFTs show a high stability to PBS test.

| Ref  | Stru  | Tch  | Lch  | Ion/Ioff          | SS       | Ion @VDS | DIBL | $V_T >$ |
|------|-------|------|------|-------------------|----------|----------|------|---------|
|      | cture | (nm) | (nm) |                   | (mV/dec) | 1V       |      | 0?      |
| [1]  | BG    | 8    | 45   | 108               | 105      | 55       | 120  | Ν       |
| [2]  | TG    | 30   | 100  | 5×10 <sup>8</sup> | 80       | 630      | 45   | Ν       |
| [3]  | TG    | 10   | 40   | 108               | 174      | NA       | NA   | Ν       |
| [4]  | BG    | 3.6  | 38   | 2×10 <sup>8</sup> | 87       | 210      | 187  | Ν       |
| [5]  | BG    | 8    | 12.8 | 2×10 <sup>8</sup> | NA       | 635      | NA   | Ν       |
| [6]  | DG    | 3    | 30   | 5×10 <sup>8</sup> | 63       | 615      | 10   | Y       |
| This | BG    | 1.5  | 60   | 10 <sup>11</sup>  | 68       | 298      | 30   | Y       |
| work |       |      |      |                   |          |          |      |         |

Table. 1. Benchmarking table for ALD IGZO TFTs with other recently reported sputtered IGZO TFTs. This work presents the first demonstration of ALD scaled IGZO TFTs with desirable electrical performance. VT stability performance is not evaluated in Ref. [1-6].

V<sub>DS</sub> (V) Fig. 5. Output characteristics of IGZO TFTs with Lch of 60 nm and Tch of (a) 1.5 nm, and (b) 4.3 nm, featuring a high Ion of 354 μA/μm and 1080 μA/μm, respectively.

1.2

H

I<sub>0</sub> (µА/

300

O<sub>2</sub>-annealed 10 min

L<sub>ch</sub>: 60 nm

V<sub>DS</sub>: -1~4 V

200 Step: 0.5 V

300

100

(mu/Vul)

3

Γ<sub>ch</sub>: 1.5 nm 354 μA/μŋ

0.8

Fig. 3. XPS spectrum of 1.5 nm IGZO

900 L<sub>ch</sub>: 60 nm

600 Step: 0.5 V

V<sub>DS</sub>: -3~4 V

0.2 0.4 0.6 0.8

O<sub>2</sub>-annealed 10 min

Г<sub>ch</sub>: 4.3 nm 1080 µA/µр

suggests an In-rich channel.



function of VGS-Vth for 1min, 10 min and 30 min O2-annealed IGZO TFTs with Tch of 1.5 nm.



Fig. 9 (a) Extracted  $\Delta V_T$  as a function of stress time, where a transition from negative to positive can be observed with annealing time (b) O 1s spectrum of 1min and 30 min O2annealed IGZO, showing a reduced Vo and OH contamination.



Fig. 10. Models of VT shifts under PBS test for IGZO TFTs and possible origins of two different types of traps.